# A 5.8 nW CMOS Wake-Up Timer for Ultra-Low-Power Wireless Applications

Seokhyeon Jeong, Student Member, IEEE, Inhee Lee, Member, IEEE, David Blaauw, Fellow, IEEE, and Dennis Sylvester, Fellow, IEEE

Abstract—This work presents an ultra-low-power oscillator designed for wake-up timers in compact wireless sensors. In a conventional relaxation oscillator, a capacitor periodically resets to a fixed voltage using a continuous comparator, thereby generating an output clock. The reset is triggered by a continuous comparator and thus the clock period is dependent on the delay of the continuous comparator which therefore needs to be fast compared to the period, making this approach power hungry. To avoid the power penalty of a fast continuous comparator, a constant charge subtraction scheme is proposed in this paper. As a constant amount of charge is subtracted for each cycle, rather than discharging/ charging the capacitor to a fixed voltage, the clock period becomes independent of comparator delay. Therefore, the high power continuous comparator can be replaced with a coarse clocked comparator, facilitating low-power time tracking. For precise wake-up signal generation, an accurate continuous comparator is only enabled for one clock period at the end of the specified wakeup time. A wake-up timer using the proposed scheme is fabricated in a 0.18 μm CMOS process. The timer consumes 5.8 nW at room temperature with temperature stability of 45 ppm/°C (-10 °C to 90 °C) and line sensitivity of 1%/V (1.2 V to 2.2 V).

*Index Terms*—Low power, relaxation oscillator, subthreshold, timer, wireless sensor node.

#### I. INTRODUCTION

HERE is a growing interest in the design of compact wireless systems with volume and a sign of compact wireless systems with volume and a sign of compact wireless. less systems with volumes of 1 cm<sup>3</sup> or less [1]–[3]. Such microsystems could benefit a wide range of application areas, including field of biomedical, military, and environmental investigation. However, the miniaturized size renders power consumption a critical factor in system design due to limited energy storage capacity. To address this issue, the system is often severely duty cycled. Even though the active power of the sensor or radio transmission is large, their average power consumption can be made negligible by having a long idle time between each operation. The idle time or ratio of the duty cycle should be adjustable depending on the target application. A wake-up timer with precise time tracking is useful in that sense as it can be used for scheduling and time-stamping each measurement, as well as synchronizing two different sensor nodes [3]. Since the wake-up timer is one of the few components that must remain on during standby mode, it becomes dominant in deter-

Manuscript received December 03, 2014; revised February 08, 2015; accepted March 04, 2015. This paper was approved by Guest Editor Elad Alon.

The authors are with the Department of Electrical and Computer Engineering, University of Michigan, Ann Arbor, MI 48109 USA (e-mail: seojeong@umich.edu)

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/JSSC.2015.2413133

mining average power consumption. Therefore, it is vital to reduce wake-up timer power consumption while also maintaining accuracy to ensure proper time keeping.

Quartz crystals are the conventional choice for precision oscillators due to their excellent temperature and frequency stability. Recently, low-power operation of these oscillators has been reported [4], [5]. However, the requirement of an external component limits their usage in very compact wireless systems as they drive up system volume. Alternatively, MEMS-based oscillators have been introduced for integrated silicon-based solution [6], [7]. These works show small form-factor and high accuracy, but high power consumption ( $>\mu$ W) makes them unsuitable for wake-up timers.

Relaxation oscillators are preferred for their low-power operation and ability to be integrated entirely on-chip. However, they show inferior temperature and voltage insensitivity compared to crystal or MEMS-based oscillators. The basic operation of relaxation oscillators is shown in Fig. 1. A capacitor  $(C_{\rm INT})$  is charged with a current source  $(I_{\rm REF})$  and repeatedly reset. A continuous comparator is used for triggering the reset signal by comparing capacitor voltage  $(V_{\rm INT})$  against a fixed voltage level  $(V_{\rm REF})$ . An inverter chain ensures sufficient reset time to fully discharge the capacitor. As this periodic operation continues, a sawtooth waveform and output clock are generated on the capacitor and comparator output, respectively. The output clock period can be expressed as follows:

$$T_{\text{period}} = \frac{C_{\text{INT}}V_{\text{REF}}}{I_{\text{REF}}} + 2t_d \tag{1}$$

where  $t_{\rm d}$  is comparator and buffer delay. In this scheme, even if the charging time ( $C_{\rm INT}$   $V_{\rm REF}/I_{\rm REF}$ ) is perfectly compensated, temperature/supply dependent comparator and buffer delays ( $t_{\rm d}$ ) impact the clock period. A simple way to address this issue is to make the comparator and clock buffer bandwidth high enough, making them negligible relative to the overall period. However, this incurs high power consumption.

Several methods have been introduced to increase tolerance of clock period against temperature and supply voltage variation. In [8] and [9], charging time sensitivity is reduced with a chopping technique to eliminate comparator offset. On the other hand, a replica circuit is used with a feedforward period control to remove comparator and buffer delay from the oscillation period [10]. An inverter-based RC oscillator [11] implements switching-point insensitive oscillation and regulates local supply voltage using a replica inverter. As a result, both charging time and delay are held constant. Also, compensation techniques using an external [12] or on-chip [13] clock reference have been proposed to suppress period



Fig. 1. (a) Basic structure and (b) concept of a conventional relaxation oscillator.

variations. Even though high accuracy (14 to 104 ppm/ $^{\circ}$ C in the kHz range) is achieved with these techniques, their power consumption (120 nW to 4.5  $\mu$ W) remains high compared to standby power in compact battery-powered systems. Further power reduction can be achieved by slowing the clock frequency, making comparator and buffer delays negligible. A small gate leakage is used as  $I_{REF}$  in [14], [15] to reduce clock frequency to Hz range. Alternatively, power consumption in generation of  $I_{REF}$  has been minimized with program-and-hold technique [16]. These oscillators consume sub-nW but are highly temperature sensitive ( $\geq$  375 ppm/ $^{\circ}$ C) and offer poor supply stability (>40%/V), which is a critical drawback in battery-powered systems with often poor voltage regulation.

To avoid the fundamental trade-off between temperature-dependent comparator delay and comparator power, we introduce a constant charge subtraction scheme along with low-power time tracking topology that eliminates comparator delay from the clock period.

The remainder of the paper is organized as follows. Section II introduces the proposed low-power topology while Section III presents a detailed circuit description and analysis. Section IV describes measurement results of the test chip. Finally, Section V concludes the work.

#### II. PROPOSED LOW-POWER TOPOLOGY

Fig. 2 shows a block diagram of the proposed oscillator and its operating concept. Instead of the conventional approach of fully discharging the integrating capacitor ( $C_{\rm INT}$ ), a constant amount of charge ( $CV_{\rm REF}$ ) is subtracted from  $C_{\rm INT}$  through an amplifier. The power-hungry continuous comparator is replaced with a coarse, asynchronously clocked comparator to



Fig. 2. (a) Basic structure and (b) concept of low-power operation using a constant charge subtraction scheme.

detect the subtraction point  $(V_{\rm SUB}).$  While the actual subtraction point varies  $(t_{\rm d0}+\Delta_{\rm i})$  due to the asynchronous operation of a clocked comparator, the constant charge subtraction creates a sawtooth waveform that always rejoins the ideal sawtooth waveform. Therefore, the exact subtraction time does not impact the sawtooth waveform and hence the clocked comparator can be slow and inaccurate, allowing its power to be reduced to  ${\sim}100$  pW. The sawtooth waveform period can be expressed as follows:

$$T_{\text{period}} = \frac{Q_{\text{Const}}}{I_{\text{REF}}} = \frac{C}{I_{\text{REF}}} \left( \frac{A}{A+1} V_{\text{REF}} \right)$$
 (2)

where A is finite amplifier gain. It can be seen that amplifier gain should be temperature-independent and also large to have temperature-insensitive output period.

While this approach requires an amplifier with high gain for accurate charge subtraction, its power consumption can be made very low since the bandwidth can be relaxed to match the oscillator frequency. The constant charge subtraction itself does not output a constant frequency as the interval between subtraction points is not constant. In order to generate a periodic signal, an auxiliary continuous comparator is required. The continuous comparator necessarily consumes high power to guarantee an ideal period as in the conventional scheme. However, since this work targets a wake-up timer rather than an oscillator, a low jitter high frequency clock is unnecessary. This allows the power hungry continuous comparator to be power-gated the vast majority of the time, which is not possible in conventional architectures since the continuous comparator is directly in the oscillation path. A counter is used to control the power-gate by



Fig. 3. Overall block diagram of the proposed timer.

tracking the number of subtraction cycles. As a result, the accurate continuous comparator is only triggered for the last cycle in order to generate a precise wake-up signal. With this scheme, an accurate wake-up signal is generated while the oscillator operates at ultra-low-power for all but the final clock period.

The constant charge subtraction scheme can be implemented in different ways, just as there are variants of the relaxation oscillator. The reference voltage, which is used as a threshold for the comparator, can be implemented in two ways; 1) applying a current across a resistor, or 2) directly using a voltage source. When resistor is used, charging time can be made independent of current by mirroring the same current that is used to charge the capacitor. As a result, charging time only depends on resistance and capacitance. Temperature dependence of metal-insulator-metal (MIM) or metal-oxide-metal (MOM) capacitors are negligible, while resistor temperature dependency can be minimized by combining two different types of resistor with opposite temperature coefficients [17]. On the other hand, when a voltage source is used, both voltage and current sources need to be compensated with respect to temperature. Considering that there is only one passive component rather than two active components that need to be temperature compensated, the former approach is preferable. However, the first approach requires a large resistance when targeting power budgets below tens of nW. Even with 100 mV of voltage swing on the capacitor, 100 M $\Omega$  is required to reduce the current to 1 nA, which is impractical for on-chip integration. This necessitates the use of both current and voltage sources, which makes the low-power design of a wake-up timer more challenging.

### III. CIRCUIT DESCRIPTION AND ANALYSIS

Overall block diagram of the proposed timer is shown in Fig. 3. The timer consists of current and voltage references, constant charge subtraction block, wake-up signal generator, digital control logic, and a low-power clock generator. As current reference charges  $C_{\rm INT}$ , digital logic observes node  $V_{\rm INT}$  and controls charge subtraction. The digital logic also controls the generation of the wake-up signal, while the low-power clock generator provides clocks for the digital logic.

#### A. Constant Charge Subtraction

Fig. 4 describes the detailed operation of the constant charge subtraction method. The structure consists of two operational

amplifiers (op-amps), namely the subtraction and charging amplifiers, and two capacitors; integration capacitor ( $C_{INT}$ ) and subtraction capacitor (C<sub>SUB</sub>). Initially, C<sub>INT</sub> is reset to ground with switch configurations  $\Phi_{1R}$  and  $\Phi_{2R}$  rather than adding an additional device. This helps to reduce error arising from subthreshold leakage, which is not negligible in low frequency applications, particularly at high temperatures. For example, a minimum-sized I/O device at 80°C has 420 fA of subthreshold leakage, which leads to 0.51% error in timer period. Following an initial reset, the scheme cycles through two main phases; charge  $(\Phi_1)$  and subtraction  $(\Phi_2)$ . In  $\Phi_1$ ,  $C_{SUB}$  is connected to a voltage reference ( $V_{REF}$ ) through the charging amplifier.  $C_{SUB}$ is charged to a fixed voltage  $(V_{\rm REF})$  as the charging amplifier is configured as a unity-gain buffer. At the same time, the subtraction amplifier goes into a sampling phase where offset is stored on  $C_{az1}$  to remove offset and 1/f noise of the amplifier. The integration capacitor  $(C_{\mathrm{INT}})$  is disconnected from the subtraction amplifier to reduce leakage. By introducing an additional switch for isolation, the number of off-state switches connected to the integration node  $(V_{INT})$  during  $\Phi_1$  is reduced. In a given period, it is preferable to maximize  $\Phi_1$  (i.e., minimize  $\Phi_2$ ) to reduce the leakage. However, there is a limit as certain amount of time is required for the subtraction to occur. In this work,  $\Phi_1$  has been designed to be 3 times longer than  $\Phi_2$ . In simulation, this reduces leakage by  $2.2\times$  and improves timer error by 0.14%. In simulation, this reduces leakage by 2.2× and improves timer error by 0.14%. As the current source ( $I_{REF}$ ) charges up  $C_{INT}$ ,  $V_{INT}$ reaches the subtraction threshold voltage (V<sub>SUB</sub>), and the next phase  $(\Phi_2)$  is triggered. During  $\Phi_2$ ,  $C_{SUB}$  is disconnected from the charging amplifier and connected to C<sub>INT</sub> through the subtraction amplifier. The amplifier therefore subtracts charge in C<sub>SUB</sub> from C<sub>INT</sub>. Simultaneously, the charging amplifier goes into a sampling phase and offset is stored on Caz2 for the next phase. After subtraction, the phase reverts to  $\Phi_1$  when  $V_{INT}$  exceeds the reset voltage  $(V_{RST})$ . Simultaneously, the voltage on  $V_{\mathrm{INT}}$  is stored on  $C_{\mathrm{offset}}$  for offset sampling of the subtraction amplifier during  $\Phi_1$ .

A two-stage topology is used for both charging and subtraction op-amps. The amplifiers are designed to have a dominant pole at the second stage due to  $\sim 10$  pF of  $C_{\rm SUB}$ . Otherwise, a large compensation capacitor would be required, which is not preferable as it degrades amplifier bandwidth to the Hz range. Amplifier tail currents should be designed to meet required slew rates for charging/discharging operation. The subtraction amplifier must have sufficient current to pull down the output node at the beginning of  $\Phi_2$  and follow  $V_{\rm INT}$  until the end of  $\Phi_2$ , while the charging amplifier must be able to pull the discharged  $V_{\rm CAP}$  up to  $V_{\rm REF}$  within  $\Phi_1$ . The subtraction amplifier tail current is boosted to 5.5 nA during  $\Phi_2$  to have fast response time and reduced to 500 pA during  $\Phi_1$  to save power. On the other hand, the charging amplifier tail current is fixed at 500 pA since  $\Phi_1$  is 3 times longer than  $\Phi_2$ .

Input- and temperature-dependent amplifier offset and gain can lead to error in the resulting timer period. For the charging amplifier, input-dependent offset is not a concern as it always sees a fixed input voltage. However, due to the asynchronous operation of clocked comparators, the subtraction amplifier sees different values of  $V_{\rm INT}$  at the end of  $\Phi_2$ . Fig. 5(a) shows the



Fig. 4. Detailed structure of proposed constant charge subtraction scheme.



Fig. 5. (a) Simulated offset and gain of subtraction amplifier depending on input voltage and (b) its effect on timer frequency error and power.

dependency of offset and gain on the input level of the subtraction amplifier. It can be seen that while input offset dependency is negligible, the gain increases as the input voltage increases.

Differences in amplifier gain across temperature result in a varying amount of charge being subtracted. Therefore, the absolute value of gain should remain high across the targeted temperature range to minimize error. Simulation results on the frequency error and power consumption depending on input voltage level is shown in Fig. 5(b). The error decreases as input voltage increases, but at the expense of power consumption. Power consumption increases due to a longer subtraction phase  $(\Phi_2)$ . The results show that the subtraction amplifier input voltage should be higher than 140 mV at the end  $\Phi_2$  to maintain <0.001% error. This implies that there is a minimum frequency constraint for the clocked comparator to suppress the voltage

variation. To achieve this, an ultra-low-power oscillator is used and its design and frequency dependency will be discussed in Section III-B. The reset voltage ( $V_{RST}$ ) that sets the input voltage of end of  $\Phi_2$  is designed to be  $\sim\!175$  mV considering the worst case offset coming from the clocked comparator. In the targeted temperature range, both amplifiers are designed for open-loop gain of  $>\!78$  dB with unity-gain bandwidth of 20 kHz.

# B. Control Logic

Control logic is used to toggle switches in the charge subtraction scheme as well as to generate the power-gate signal (ENb). Fig. 6 provides a detailed schematic of this control logic. The 4T voltage reference [19] and PMOS diode stack are used to generate two reference voltages,  $V_{\rm SUB}$  and  $V_{\rm RST}$ . Generated volt-

ages are then compared against  $V_{\rm INT}$  with clocked comparators. Due to the low input range from near-ground to  $V_{\rm DD}/2$ , the comparator uses a PMOS input stage for proper operation. A single-stage comparator uses a regenerative latch [20] for low-power operation. In order to minimize kickback, two comparators operate with opposite clock phases. The comparators show  $3\sigma$  offset of 40 mV in simulation which is sufficient to keep the input voltage of the subtraction amplifier >140 mV.

The comparator clock is generated with a thyristor-based oscillator [21]. The frequency of the oscillator determines the input voltage difference on the subtraction amplifier between two consecutive cycles. The frequency of the oscillator also determines the voltage deviation of  $V_{\rm INT}$  from the  $V_{\rm SUB}$  at the subtraction point. The voltage deviation should be low enough to prevent V<sub>INT</sub> being higher than V<sub>RST</sub> after subtraction which would stop the oscillation. Maximum voltage difference occurs when the comparison is delayed by the entire comparator clock cycle. For example, a 600 Hz oscillator frequency can result in 10 mV voltage difference in worst case. Higher frequencies guarantee smaller voltage difference, but at the expense of power. Due to its leakage based operation, the oscillator output frequency shows high temperature sensitivity. As shown in Fig. 7, frequency and power increase by  $100 \times$ in the targeted temperature range. Therefore, the minimum clock frequency must be set according to the lowest expected operating temperature. This will cause unnecessary power consumption, especially at high temperature.

To avoid undesired power consumption, the oscillator has been current starved with a reference current (described in Section III-D) using a current mirror to tolerate the temperature dependence. Simulation results show that biasing the oscillator with a current reference gives  $16\times$  of power savings at high temperature. Although the oscillator temperature sensitivity is reduced by  $2.5\times$ , the oscillator frequency still varies by  $\pm 39\%$  across the targeted temperature range. However, overall timer period is not impacted due to the constant charge subtraction scheme. Overall the oscillator consumes 300 pW at an operating frequency of 700 Hz ( $25\,^{\circ}$ C).

## C. Wake-Up Signal Generator

A 2-stage op-amp serves as an accurate continuous comparator for generating a wake-up signal in the last cycle. The continuous comparator consumes 25 nA (5 $\times$  the current of the complete timer during all previous cycles), which leads to a comparator delay that is less than 0.1% of the period across the targeted temperature range. The reference current (I<sub>REF</sub>) is used to bias the continuous comparator to maintain constant delay over temperature variations. A reconfigurable 16 bit asynchronous counter controls the interval between each wake-up. Since the counter runs at the speed of the subtraction cycles, its power consumption is dominated by leakage rather than dynamic power. In order to minimize leakage current, D-flip-flops are designed with high threshold voltage (HVT) devices. Fig. 8 provides a timing diagram for the generation of a wake-up signal. When reset is released, the counter counts subtraction cycles. When the counter reaches a preset value, which is equal to 8191 (=  $2^{13} - 1$ ) in this case, power gate (ENb) is released. As a result, the comparator is activated just



Fig. 6. Detailed schematic of control circuit for generating wake-up signal and clocks.



Fig. 7. Simulated frequency and power consumption of thyristor-based oscillator over temperature.



Fig. 8. A timing diagram that shows an example scenario of a wake-up signal generation with 13 bit counter configuration.

before wake-up and generates a wake-up signal. The counter operates based on the trigger of reset  $(IN_2)$  rather than the trigger of subtraction  $(IN_1)$  to prevent false triggering of the continuous comparator during start up. Also, the continuous comparator is disabled after subtraction to prevent output glitching. At the same time, the counter resets to 0 and begins to count again for the next wake-up cycle.



Fig. 9. (a) A reference current ( $I_{\rm REF}$ ) generator and (b) simulation results of the sensing element across different corners.

## D. Reference Current and Voltage Generator

The reference current  $(I_{REF})$  is generated with a temperature-to-voltage sensing element (V<sub>Sense</sub>) along with a voltage to current (V-I) converter and a resistor [22] (Fig. 9(a)). The sensing element consists of two normal NMOS transistors and the output voltage shows a linear proportional to absolute temperature (PTAT) characteristic while consuming 11 pW. Temperature independent current can be generated by applying V<sub>Sense</sub> across a resistor when the first-order temperature coefficients of the two are matched. Therefore, the sensing element has been sized to match the first-order temperature coefficient of the resistor. The output voltage of the sensing element must be kept >3-4 V<sub>T</sub> to maintain highly linear behavior over temperature [22], generating temperature insensitive currents. In this work, the output voltage has been reduced to 10 mV for low-power operation at the expense of temperature insensitivity (8 ppm/°C of average degradation after 1 k Monte Carlo simulations). A negative feedback loop consisting of an amplifier  $(A_1)$  and PMOS transistor ensures that the voltage across the resistor tracks  $V_{\mathrm{Sense}}$ . The second feedback loop along with the diode stack is used to boost output voltage of the sensing element by  $V_{\rm MID}$  (=  $V_{\rm DD}/2$ ) to obtain effective common mode voltage of A<sub>1</sub>. This also allows the inclusion of M<sub>L</sub> at the bottom of the current generation path, enabling V<sub>L</sub> to be directly generated from I<sub>R</sub>. A dummy sensing element is added between node V<sub>X</sub> and ground to provide a current path for the



Fig. 10. (a) A segmented self-biased diffusion resistor and (b) its effect at high temperatures.



Fig. 11. Monte Carlo simulation results of reference current ( $I_{REF}$ ).

main sensing element. This helps to suppress undesired current in the main current generation path. The amplifiers use a 2-stage topology and are designed to have  $>\!\!100$  dB of open-loop gain over the targeted temperature range while consuming 120 pW (simulated results). The resistor is a 5M $\Omega$  p+ diffusion resistor. In the chosen process, diffusion resistors show highly linear behavior against temperature, which enables accurate compensation. However, in low current applications, junction leakage in the resistor degrades linearity at high temperature. As only  $\sim 2$  nA flows through the resistor nominally, the  $10\times$ 



Fig. 12. (a) Voltage reference with locally regulated supply voltage and (b) its simulated line sensitivity.

increase in junction leakage from 25°C to 90°C (to 212 pA) causes a non-negligible change in total resistor current.

One way to reduce junction leakage is to minimize the voltage difference across the junction. In previous work, an n+ diffusion resistor is used in which the voltage difference cannot be controlled as it forms a junction with the p-substrate. We therefore use a p + diffusion resistor to segment the resistor into separate n-wells and tie them to intermediate points to minimize the voltage difference. This solves the leakage problem between two regions but raises a similar problem between n-well and p-substrate. Isolation of n-well to p-substrate leakage can be achieved through biasing segmented n-wells through buffers (Fig. 9(b)). Buffers are designed for 1 mV offset (10 k Monte Carlo simulations), limiting frequency error below 0.02%. Through this technique the functional temperature range increases from 0-60°C to 0-90° C at a 6.1% area penalty and 500 pW additional power from the well-biasing buffers (Fig. 10). It can be seen that even at room temperature junction leakages causes the effective resistance to be lower than the designed value. Based on 10 k Monte Carlo simulations, reference current I<sub>REF</sub> shows an average temperature sensitivity of 48.7 ppm/°C with a standard deviation of 26.9 ppm/°C (Fig. 11).

The temperature-independent voltage source used in this work is shown in Fig. 12(a). Its architecture is based on a 4 T voltage reference [19]. The basic idea of this structure is to use opposite temperature coefficients of the threshold voltage  $(V_{\rm th})$  and the thermal voltage  $(V_{\rm T})$  to achieve a temperature-in-



Fig. 13. Effect of process variations and mismatch on the reference voltage ( $V_{\rm REF}$ ) after 10 k Monte Carlo simulations.



Fig. 14. Measured temperature stability of the timer.

sensitive output voltage. In this work, native and I/O NMOS transistors are used to maximize threshold voltage difference. This helps to achieve required output voltage ( $\sim 550$  mV) with minimum number of 2 T voltage reference stacks. A conventional 4 T voltage reference shows  $\pm 2.1\%$  of supply voltage sensitivity across 1.2 V to 2.2 V in simulation (Fig. 12(b)). Major source of error is drain induced barrier lowering (DIBL) effect. The supply sensitivity can be improved by taking an advantage of its low-power operation. As only  $\sim 50$  pA is consumed in the voltage reference, a replica circuit can be designed to provide a regulated voltage to the original circuit while consuming only 300 pW. When a sufficient amount of current is supplied, there is negligible effect on the temperature characteristics. Line sensitivity improves by  $11.7 \times$  after regulating the local supply voltage in this way. Fig. 13 shows the effect of process and mismatch on the temperature characteristics of the voltage reference. Based on 10 k Monte Carlo simulations, the average temperature coefficient is 37.2 ppm/°C with standard deviation of 13.7 ppm/° C.

# IV. MEASUREMENT RESULTS

The proposed wake-up timer is implemented in 0.18  $\mu$  m CMOS. Fig. 14 shows measured stability results across temperature. Operating at 11 Hz, measured temperature sensitivity is



Fig. 15. Measured line stability of the timer.



Fig. 16. Measured Allan Deviation of the timer.

45 ppm/° C from -10 to  $90^{\circ}$ C (48 ppm/° C average across the 5 dies). Fig. 15 shows the supply sensitivity of the output frequency from 1.2 V to 2.2 V. The variation is less than 1%/V. The sensing element in the reference current generator is the major source of error. Measured Allan deviation [23] demonstrates long-term stability (Fig. 16). As averaging time increases, frequency fluctuations decrease as white noise is averaged out until flicker noise dominates and timer performance saturates ( $\sim 10$  mins).

Average power consumption of the timer strongly depends on the wake-up interval of the accurate continuous comparator. Fig. 17 shows measured average power as a function of wake-up interval. As wake-up interval increases, average power consumption decreases rapidly. Even for wakeup intervals of just 1 s, average power remains below 10 nW and saturates within 1% of 5.8 nW after 50 sec. Fig. 18 provides a breakdown of power consumption across the measured temperature range (1.2) V supply, 12 minute wake-up signals). Due to the proposed approach, the continuous comparator power is a negligible portion of total average power consumption (<1%). Amplifiers and the continuous comparator show only a small increase in power with temperature due to the current reference (I<sub>REF</sub>) biasing, while the reference current generator dominates power at high temperatures due to constant voltage biasing of amplifiers. Fig. 19 shows measured waveforms of  $V_{\rm INT}, V_{\rm CAP}$ , and



Fig. 17. Measured average power consumption with different wake-up intervals



Fig. 18. Breakdown of average power consumption across temperature.



Fig. 19. Measured waveform of  $V_{\rm INT}, V_{\rm CAP}$  and Output signal.

timer output signal with a 10 bit counter configuration. It can be seen that subtraction and charging operation is well-performed without any stabilization issue. The die photo of the test chip is shown in Fig. 20 with an active area of 0.24 mm². Table I compares state-of-art low-power on-chip oscillators ( $\leq$  kHz range,  $<10~\mu$  W). The proposed timer occupies a portion of the design space that had not been previously reported. It can be seen that the timer achieves comparable temperature and voltage insensitivity to timers in the 100 nW range while consuming sub-10 nW.

TABLE I PERFORMANCE SUMMARY AND COMPARISON WITH RECENTLY PUBLISHED LOW POWER TIMERS



Without a temperature sensor

<sup>&</sup>lt;sup>2</sup>With 10 point calibration using a temperature sensor. Power number with the sensor not available



Fig. 20. Microphotograph of the test chip in 0.18  $\mu$  m CMOS.

## V. CONCLUSION

This work describes a wake-up timer that can be used in compact wireless sensors. A low-power topology using a constant charge subtraction scheme is proposed. To avoid using a very large resistance, the proposed architecture uses voltage and current references in the architecture. Two op-amps act to repeatedly subtract a constant amount of charge. Since the generated sawtooth waveform is independent of subtraction time, a low-power clocked comparator is used for triggering the subtraction. The final precise wake-up signal is generated by triggering a higher power accurate continuous comparator. The proposed topology separates the continuous comparator from the

oscillation path and activates it only for short period when it is required. As a result, both low-power tracking and generation of precise wake-up signal is made possible. The timer consumes 5.8 nW at room temperature from a 1.2 V supply voltage. Temperature sensitivity of 45 ppm/°C from -10 to 90°C and supply sensitivity of 1%/V from 1.2 V to 2.2 V is achieved.

#### REFERENCES

- [1] M. H. Nazari, M. Mujeeb-U-Rahman, and A. Scherer, "An implantable continuous glucose monitoring microsystem in 0.18  $\mu$  m CMOS," in IEEE Symp. VLSI Circuits Dig. Tech. Papers, 2014, pp. 194-195.
- [2] Y. Zhang et al., "A batteryless 19  $\mu$  W MICS/ISM-band energy harvesting body sensor node SoC for ExG applications," IEEE J. Solid-State Circuits, vol. 48, no. 1, pp. 199-213, Jan. 2013.
- Y. Lee et al., "A modular 1 mm<sup>3</sup> die-stacked sensing platform with low power I2C inter-die communication and multi-modal energy harvesting," IEEE J. Solid-State Circuits, vol. 48, no. 1, pp. 229-243, Jan. 2013.
- [4] K.-J. Hsiao, "A 1.89 nW/0.15 V self-charged XO for real-time clock generation," in IEEE ISSCC Dig. Tech. Papers, 2014, pp. 298–299.
- [5] D. Yoon, D. Sylvester, and D. Blaauw, "A 5.5 nW 32.768 kHz DLLassisted XO for real-time clocks in wireless sensing applications," in IEEE ISSCC Dig. Tech. Papers, 2012, pp. 366–367.
- [6] M. Perrott et al., "A temperature-to-digital converter for a MEMSbased programmable oscillator with  $<\pm 0.5$ -ppm frequency stability and <1-ps integrated jitter," IEEE J. Solid-State Circuits, vol. 48, no. 1, pp. 276-291, Jan. 2013.
- S. Z. Asl et al., "A  $1.55 \times 0.85 \text{ mm}^2$  3 ppm  $1.0 \mu \text{A}$  32.768 kHzMEMS-based oscillator," in IEEE ISSCC Dig. Tech. Papers, 2014, pp. 226-227.

- [8] A. Paidimarri, D. Griffith, A. Wang, A. Chandrakasan, and G. Burra, "A 120 nW 18.5 kHz RC oscillator with comparator offset cancellation for ±0.25% temperature stability," in *IEEE ISSCC Dig. Tech. Papers*, 2013, pp. 184–185.
- [9] K.-J. Hsiao, "A 32.4 ppm/° C 3.2–1.6 V self-chopped relaxation oscillator with adaptive supply generation," in *IEEE Symp. VLSI Circuits Dig. Tech. Papers*, 2012, pp. 14–15.
- [10] T. Tokairin et al., "A 280 nW, 100 kHz, 1-cycle start-up time, on-chip CMOS relaxation oscillator employing a feedforward period control scheme," in *IEEE Symp. VLSI Circuits Dig. Tech. Papers*, 2012, pp. 16–17.
- [11] D. Griffith, P. T. Roine, J. Murdock, and R. Smith, "A 190 nW 33 kHz RC oscillator with ±0.21% temperature stability and 4 ppm long-term stability," in *IEEE ISSCC Dig. Tech. Papers*, 2014, pp. 300–301.
- [12] J. Lim, K. Lee, and K. Cho, "Ultra low power RC oscillator for system wake-up using highly precise auto-calibration technique," in *IEEE Eur. Solid-State Circuits Conf. (ESSCIRC)*, 2010, pp. 274–277.
- [13] A. Shrivastava and B. H. Calhoun, "150 nW 5 ppm/° C 100 kHz on-chip clock source for ultra low power SOCs," in *Proc. IEEE CICC*, 2012, pp. 1–4.
- [14] Y.-S. Lin, D. Sylvester, and D. Blaauw, "A sub-pW timer using gate leakage for ultra low-power sub-Hz monitoring systems," in *Proc. IEEE CICC*, 2007, pp. 397–400.
- [15] Y. Lee, B. Giridhar, Z. Foo, D. Sylvester, and D. Blaauw, "A sub-nW multi-stage temperature-compensated timer for ultra-low-power sensor node," *IEEE J. Solid-State Circuits*, vol. 48, no. 10, pp. 2511–2521, Oct. 2013.
- [16] Y.-S. Lin, D. Sylvester, and D. Blaauw, "A 150 pW program-and-hold timer for ultra-low-power sensor platforms," in *IEEE ISSCC Dig. Tech. Papers*, 2009, pp. 326–327.
- [17] B. R. Gregoire and U. Moon, "Process-independent resistor temperature-coefficients using series/parallel and parallel/series composite resistors," in *Proc. ISCAS*, 2007, pp. 2826–2829.
- [18] U. Denier, "Analysis and design of an ultralow-power CMOS relaxation oscillator," *IEEE Trans. Circuits Syst. I*, vol. 57, no. 8, pp. 1973–1982, Dec. 2010.
- [19] M. Seok, G. Kim, D. Blaauw, and D. Sylvester, "A portable 2-transistor picowatt temperature-compensated voltage reference operating at 0.5 V," *IEEE J. Solid-State Circuits*, vol. 47, no. 10, pp. 2534–2545, Oct. 2012.
- [20] T. Kobayashi, K. Nogami, T. Shirotori, and Y. Fujimoto, "A current-controlled latch sense amplifier and a static power-saving input buffer for low-power architecture," *IEEE J. Solid-State Circuits*, vol. 28, no. 4, pp. 523–527, Apr. 1993.
- [21] I. Lee, "Power management circuits for miniature sensor systems," Ph.D. dissertation, Dept. Electrical Eng., Univ. Michigan, Ann Arbor, MI, USA, 2014.
- [22] S. Jeong, Z. Foo, Y. Lee, J.-Y. Sim, D. Blaauw, and D. Sylvester, "A fully-integrated 71 nW CMOS temperature sensor for low power wireless sensor nodes," *IEEE J. Solid-State Circuits*, vol. 49, no. 8, pp. 1682–1693, Aug. 2014.
- [23] D. W. Allan, "Statistics of atomic frequency standards," *Proc. IEEE*, vol. 54, no. 2, pp. 221–230, Feb. 1966.



**Seokhyeon Jeong** (S'12) received the B.S. degree in electrical engineering from the Korea Institute of Science and Technology (KAIST), South Korea, in 2011. He is currently pursuing the Ph.D. degree in electrical engineering at the University of Michigan, Ann Arbor, MI, USA.

His research interests include subthreshold circuit designs, ultra-low-power sensors, and the design of millimeter-scale computing systems.



**Inhee Lee** (S'07–M'14) received the B.S. and M.S. degrees in electrical and electronic engineering from Yonsei University, Seoul, Korea, in 2006 and 2008, respectively, and the Ph.D. degree from the University of Michigan, Ann Arbor, MI, USA, in 2014.

In fall 2012, he held a research intern position with Kilby Lab, TI, Dallas, TX, USA. He is currently a research fellow at the University of Michigan. His research interests include energy harvesters, power management circuits, battery monitoring circuits, and low-power microscale sensing systems.



**David Blaauw** (M'94–SM'07–F'12) received the B.S. degree in physics and computer science from Duke University, Durham, NC, USA, in 1986, and the Ph.D. degree in computer science from the University of Illinois, Urbana, IL, USA, in 1991.

After his studies, he worked for Motorola, Inc., Austin, TX, USA, where he was the manager of the High Performance Design Technology group. Since August 2001, he has been on the faculty at the University of Michigan, Ann Arbor, MI, USA, where he is a Professor. He has published over 450 papers and

holds 40 patents. His work has focused on VLSI design with particular emphasis on ultra-low-power and high performance design.

Dr. Blaauw was the Technical Program Chair and General Chair for the International Symposium on Low Power Electronic and Design. He was also the Technical Program Co-Chair of the ACM/IEEE Design Automation Conference and a member of the ISSCC Technical Program Committee.



**Dennis Sylvester** (S'95–M'00–SM'04–F'11) received the Ph.D. degree in electrical engineering from the University of California, Berkeley, CA, USA, where his dissertation was recognized with the David J. Sakrison Memorial Prize as the most outstanding research in the UC Berkeley EECS Department.

He is a Professor of Electrical Engineering and Computer Science at the University of Michigan, Ann Arbor, MI, USA, and Director of the Michigan Integrated Circuits Laboratory (MICL), a group of

ten faculty and 70+ graduate students. He has held research staff positions in the Advanced Technology Group of Synopsys, Mountain View, CA, USA, Hewlett-Packard Laboratories, Palo Alto, CA, USA, and visiting professorships at the National University of Singapore and Nanyang Technological University. He has published over 375 articles along with one book and several book chapters. His research interests include the design of millimeter-scale computing systems and energy efficient near-threshold computing. He holds 20 U.S. patents. He also serves as a consultant and technical advisory board member for electronic design automation and semiconductor firms in these areas. He co-founded Ambiq Micro, a fabless semiconductor company developing ultra-low-power mixed-signal solutions for compact wireless devices.

Dr. Sylvester received an NSF CAREER award, the Beatrice Winner Award at ISSCC, an IBM Faculty Award, an SRC Inventor Recognition Award, and eight best paper awards and nominations. He is the recipient of the ACM SIGDA Outstanding New Faculty Award and the University of Michigan Henry Russel Award for distinguished scholarship. He serves on the technical program committee of the IEEE International Solid-State Circuits Conference and previously served on the executive committee of the ACM/IEEE Design Automation Conference. He has served as Associate Editor for IEEE TRANSACTIONS ON CAD and IEEE TRANSACTIONS ON VLSI SYSTEMS and Guest Editor for IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II.